| Reg. No.: | | | | | | | |-----------|--|--|--|--|--|--| | | | | | | | | ## Question Paper Code: 40965 ## B.E./B.Tech. DEGREE EXAMINATION, APRIL/MAY 2018 Sixth/Seventh/Eighth Semester Electronics and Communication Engineering EC 6601 – VLSI DESIGN (Common to Biomedical Engineering/Electrical and Electronics Engineering/Electronics and Instrumentation Engineering/Medical Electronics/Robotics and Automation Engineering) (Regulations 2013) Time: Three Hours Maximum: 100 Marks Answer ALL questions PART - A $(10\times2=20 \text{ Marks})$ - 1. What is velocity saturation effect? - 2. List the scaling principles. - 3. Define Elmore's constant. - 4. List the types of power dissipation. - 5. Define clock skew. - 6. Compare Registers and Latches. - 7. Write the full adder output interms of propagate and generate. - 8. Draw the structure of $4 \times 4$ barrel shifter. - 9. What is the role of cell libraries in ASIC design? - 10. What are the two different types of routing? PART - B $(5\times13=65 \text{ Marks})$ - 11. a) Explain the dynamic behavior of MOSFET transistor with neat diagram. (6+7) - b) Write the layout design rules and draw diagram for four input NAND and NOR gate. (6+7) **(7)** (8) | 12. | a) | i) Draw the CMOS logic circuit for the Boolean expression | (6) | |-----|------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | | | <ul> <li>Z = [A(B + C) + DE] and explain.</li> <li>ii) Explain the basic principle of transmission gate in CMOS design.</li> </ul> | (7) | | | | | | | | | (OR) | (13) | | | | Briefly discuss the signal integrity issues in dynamic design. | , , | | 13. | a) | Discuss about CMOS register concept and design master slave trig register, explain its operation with overlapping periods. | gered (13) | | | | (OR) | Shelim | | | b) | Explain the memory architecture and its control circuits in detail. | (6+7) | | 14. | | Explain the concept of carry look ahead adder and discuss its types. | (6+7) | | | | Z DEI : mismissiff (OR) | | | | b) | Design a multiplier for 5 bit by 3 bit. Explain its operation and summarinumber of adders. Discuss it over Wallace multiplier. | ze the <b>(5+4+4)</b> | | 15. | a) | Explain the various types of ASIC with neat diagram. (OR) | (6+7) | | | b) | Draw and explain the building blocks of FPGA. | (6+7) | | | | $PART - C (1 \times 15 =$ | 15 Marks) | | 16. | . a) | i) Design a CMOS logic circuit for the given expression X = [(A + B). (C) and draw its stick diagram. | (7)<br>(8) | | | | ii) Obtain the logical effort and path efforts of the given circuit. | G, Compas | | | | | 5<br>10 mart 8 | | | | Annual Manual Parties and American | 4.1 | | | | Un role of cell blorgries in ASIC design ? | | b) i) Design a clock distribution network based on H tree model for 16 nodes. ii) Design a four input NAND gate and obtain its delay during the transition energies two drive monieners THISOM in novaded sincerch art storiogist (OR) from high to low.